# **VERIFICATION PLAN**

# AHB-Lite Interface

Khadija Ali 2021-MS-EE-28

### **AHB-Lite Protocol:**

AHB-Lite implements the features required for HIGH-performance, HIGH clock frequency systems including:

- Burst transfers.
- Single-clock edge operation.
- Non-tristate implementation.
- Wide data bus configurations, 64, 128, 256, 512, and 1024 bits.

The most common AHB-Lite slaves are internal memory devices, external memory interfaces, and HIGH bandwidth peripherals. Although LOW-bandwidth peripherals can be included as AHB-Lite slaves, they typically reside on the AMBA Advanced Peripheral Bus (APB) for system performance reasons. Bridging between this HIGHer level of bus and APB is done using a AHB-Lite slave, known as an APB bridge. The bus interconnect logic consists of one address decoder and a slave-to-master multiplexor. The decoder monitors the address from the master so that the appropriate slave is selected and the multiplexor routes the corresponding slave output data back to the master. Figure 1-1 shows a single master AHB-Lite system design with one AHB-Lite master and three AHB-Lite slaves.

#### • Global Signals:

| Name   | Destination      | Description                            |
|--------|------------------|----------------------------------------|
| HCLK   | Clock source     | Clock source for all operations on the |
|        |                  | protocol. Input signals are sampled at |
|        |                  | rising edge and changes in output      |
|        |                  | signals happen after the rising edge   |
| HRESTn | Reset Controller | Asynchronous primary reset for all bus |
|        |                  | elements                               |

#### • Master Signals:

| Name         | Destination | Description                                |
|--------------|-------------|--------------------------------------------|
| HADDR [31:0] | Slave and   | Address bus of 32 bits                     |
|              | Decoder     |                                            |
| HBURST [2:0] | Slave       | Indicates the type of burst signal         |
|              |             | including wrapping and incrementing        |
|              |             | bursts                                     |
| HSIZE [2:0]  | Slave       | Indicates the size of transfer from 8 bits |
|              |             | to 1024 bits                               |

#### • Slave Signals:

| Name          | Destination | Description                             |
|---------------|-------------|-----------------------------------------|
| HRDATA [31:0] | Multiplexor | Read data bus to transfer the data from |

|           |             | a Slave's location to the Master via     |
|-----------|-------------|------------------------------------------|
|           |             | multiplexor                              |
| HREADYOUT | Multiplexor | Indicates transfer has finished on the   |
|           |             | bus and is used to extend the data phase |
| HRESP     | Multiplexor | Provides additional information that the |
|           | _           | transfer was successful or failed        |

# • Decoder Signals:

| Name                           | Destination | Description                       |
|--------------------------------|-------------|-----------------------------------|
| HSELx                          | Slave       | Indicates current transfer is for |
| Note: x is a unique identifier |             | intended for selected slave       |
| for AHB lite slave             |             |                                   |

## • Multiplexor Signals:

| Name          | Destination      | Description                      |
|---------------|------------------|----------------------------------|
| HRDATA [31:0] | Master           | Read data bus to rout to Master  |
| HREADY        | Master and Slave | Indicates completion of previous |
|               |                  | transfer                         |
| HRESP         | Master           | Transfer response                |



Figure 1.1



#### **Working Protocol:**

The transfer is started by the master when it drives the address and control signals. These signals provide information about the address, direction, width of the transfer, and indicate if the transfer forms part of a burst.

Transfers can be of different types for example: single, incrementing bursts that do not wrap at address boundaries, wrapping bursts that wrap at particular address boundaries, etc. The write data bus moves data from the master to the destination slave, and the read data bus moves data from a slave towards the master.

Every transfer consists of two phases:

- 1. Address phase: one cycle for address and control
- 2. **Data phase**: one or more cycles for the data.

The address phase is for only one cycle. A slave cannot request for the address phase to be extended. Therefore all slaves must be capable of sampling the address during this time. However, a slave can request that the master extends the data phase by using HREADY. This signal when LOW, causes wait states to be inserted into the transfer and enables the slave to have extra time to process or sample data.

The slave uses a response signal HRESP to indicate the success or failure of a transfer.

#### **Verification Plan:**

| No. | Feature                                | <b>Test Description</b>                                                                                                                                                                                                | Ref. | Type | Results | <b>Expected Outcome</b>                                                                                                                                                                                                                           | Comments                                                                                                         |
|-----|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|
| 1   | Write Transfer from<br>Master to Slave | An address B is driven onto the bus. The slave will sample the address B on the next rising clock edge. Afterward, the slave will drive the HREADY response. This response is sampled on the next rising edge of HCLK. | 3.1  | TR   |         | Address phase should not be more than one cycle. The slave must only sample address when HREADY is high. The Data (B) must be written at the address B and a completed transfer is signalled i.e., HRESP should be low and HREADY should be high. | HWRITE is high, indicating a write transfer and the master broadcasts data on the write data bus, HWDATA [31:0]. |
| 2   | Read Transfer from<br>Slave to Master  | An address B is driven onto the bus. The slave will sample the address B on the next rising clock edge.                                                                                                                | 3.1  | TR   |         | The address phase should not be more than one cycle. The slave must only sample address on when HREADY is high.                                                                                                                                   | HWRITE is low, a read transfer is performed and the slave must generate the data on the read data bus, HRDATA    |

|   |                                         | Afterward, the slave will drive the HREADY response. This response is sampled on the next rising edge of HCLK.                                                                                                                                                                  |              |    | The Data (B) must be read from the address B and completed transfer is signaled i.e., HRESP should be low and HREADY should be high                                                                                                                                                                                                                                                                  | [31:0].                                                                                                                             |
|---|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| 3 | Random transfers                        | Random addresses A, B, C and D with zero wait states are driven onto the bus.  The slave will sample the addresses A, B, C and D on rising clock edged of their address phase                                                                                                   | 3.1          | TR | Just like in test 1 and test 2 the slave must only sample the address A, B, C and D when HREADY is high and completion of transfer must be signaled by the slave i.e., HRESP should be low and HREADY should be high. Based on the basic transfer type i.e., write or read Data(B), Data(B), Data(B), Data(C) and Data(D) will be driven on the HWDATA [31:0] bus or HRDATA [31:0] bus respectively. | Based on the type of transfer i.e., read transfer or write transfer HWRITE will be set low and high respectively.                   |
| 4 | Read or Write transfer with wait states | An address B is driven onto the bus. The slave will sample the address on the rising edge of the clock provided that HREADY is high. After sampling the address. Wait states are added in the data phase by keeping HREADY low for two cycles after we have sampled the address | 3.1<br>5.1.2 | A  | During the wait state, the slave must provide transfer pending response i.e., HREADY and HRESP must be low before completion.  Afterward, a successful complete transfer is signalled when HREADY is high and HRESP is low.                                                                                                                                                                          | Adding wait states causes latency in the read or write transfer. The master cannot cancel the transfer.                             |
| 5 | Multiple transfers extended             | Three addresses A, B, and C are driven onto the bus. The addresses are sampled on rising clock edges during their address phases. Wait states are added using HREADY. Transfer to address B is one wait state. Transfer to address B is two wait states.                        | 3.1          | TR | Since the data phase of address, A is extended the address phase of B is extended by one cycle.  The address phase of C is extended by three cycles.                                                                                                                                                                                                                                                 | When a transfer is extended it has side effects of extending the address phase of the next transfer.                                |
| 6 | Write followed by Read transfer         | An address B is driven onto the bus twice. The slave will sample the address B on the first and second rising clock edge for write and read transfer respectively. Firstly, HWRITE is                                                                                           | 3.1          | TR | Based on the specifications of the memory. Read transfer should produce the updated Data (B).                                                                                                                                                                                                                                                                                                        | During the Write transfer the completed transfer is signalled i.e., HRESP should be low and HREADY should be high.  During the Read |

|   |                                                | high, indicating a write transfer and the master broadcasts data on the write data bus, HWDATA [31:0]. Lastly, HWRITE is set low, a read transfer is performed and the slave must generate the data on the read data bus, HRDATA [31:0].                                                                                                                                                                                                                                |       |    |                                                                                                                                                                                                                                                                                                                                                                                                   | transfer the completed<br>transfer is signalled<br>i.e., HRESP should be<br>low and HREADY<br>should be high.                                                                                                                         |
|---|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7 | Read followed by Write transfer                | An address B is driven onto the bus twice. The slave will sample the address B on the first and second rising clock edge for read and write transfer respectively. Firstly, HWRITE is set low, a read transfer is performed and the slave must generate the data on the read data bus, HRDATA [31:0]. Lastly, HWRITE is high, indicating a write transfer and the master broadcasts data on the write data bus, HWDATA [31:0].                                          | 3.1   | TR | Based on the specifications of the memory. Read transfer should produce the Data(B) which was stored before Write transfer.  The Write transfer will update Data(B).                                                                                                                                                                                                                              | During the Read transfer the completed transfer is signalled i.e., HRESP should be low and HREADY should be high.  During the Write transfer the completed transfer is signalled i.e., HRESP should be low and HREADY should be high. |
| 8 | Wrapping burst types:  WRAP4  WRAP8  WRAP16    | We have transfer size of 4-byte (32-bit) which is a word. In WRAP4, firstly address B+4, address B+8 and address B+12 is driven onto the bus which are sampled by the slave on the rising clock edges of their address phases. After the transfer at address B+12, we have reached the address boundary therefore next transfer is wrapped to address B. Similarly, we drive addresses on the bus for WRAP8 and WRAP16 to check if they wrap at the address boundaries. | 3.5.3 | A  | In WRAP4 the burst is a four-beat burst of word transfers; the addresses wrap at 16-byte boundary.  In WRAP8 the burst is an eight-beat burst of word transfers; the addresses wrap at 32-byte boundary.  In WRAP16 the burst is a sixteen-beat burst of word transfers; the addresses wrap at 64-byte boundary.  For all the above scenarios the slave will provide a completed transfer signal. | Wrapping bursts wrap when they cross an address boundary.  Address boundary = HBURST x HSIZE  Note: Different combinations of read and write transfers can be used which were implicitly checked in previous tests.                   |
| 9 | Incrementing burst type:  INCR4  INCR8  INCR16 | We have transfer size<br>of 4-byte (32-bit) which<br>is a word.<br>Firstly, address B+4,<br>B+8 and B+12 is driven<br>onto the bus which are<br>sampled by the slave on                                                                                                                                                                                                                                                                                                 | 3.5.3 | A  | In INCR4, the transfers are incremented by 4.  In INCR8, the transfers are incremented by 8.  In INCR16, the transfers                                                                                                                                                                                                                                                                            | Incrementing bursts access sequential locations. The addresses of each transfer in the burst are an increment of the previous address.                                                                                                |

|    |                                                           | the rising clock edges of their address phases. After the transfer at address B+12, we have reached the address boundary. Since we are using incrementing burst type. Instead of wrapping around it will transfer to the next location which is B+16. Similarly, we drive addresses on the bus for INCR8, INCR 16 to check if they increment at the address boundaries               |       |   | are incremented by 16.  For all the above scenarios the slave will provide a completed transfer signal.                                                                                                                                                                                                                                               |                                                                                                                                                      |
|----|-----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10 | Incrementing burst type:  INCR and undefined length burst | First burst is driven on the bus which consists of two half-word transfers at an <b>address B</b> .  The second burst is read consisting of three word read transfers starting at address B                                                                                                                                                                                          | 3.5.3 | A | In first burst, the transfer address is incremented by two. In the second burst, the transfer address is incremented by four. For all the above scenarios the slave will provide a completed transfer signal.                                                                                                                                         |                                                                                                                                                      |
| 11 | Protection signals<br>HPROT [3:0]:<br>4'b0000<br>4'b1111  | An <b>address B</b> is driven on the bus. The timing of HPROT and address bus must be same. The must remain constant throughout the burst transfer.  The protection signal HPROT [3:0] = 4'b0000 corresponds to non-cacheable, non-bufferable, unprivileged opcode fetch.  The protection signal HPROT [3:0] = 4'b1111 corresponds to cacheable, bufferable, privileged data access. | 3.7   | A | The protection signal basically gives extra information which can be used to determine an exception for instance illegal instruction, illegal access and etc. For instance, <b>Data (B)</b> can't be accessed because only a privileged level can access that information. The response is entirely dependent how the design engineer implemented it. | The test is dependent on master's ISA (Instruction Set Architecture) and design.  Used by a module that wants to implement some level of protection. |
| 12 | Cancellation of transfer                                  | After a master started a transfer, master cannot cancel a transfer.                                                                                                                                                                                                                                                                                                                  | 5.1   | A | The transfer should be completed once the master started.                                                                                                                                                                                                                                                                                             |                                                                                                                                                      |
| 13 | Master Signal: IDLE<br>HTRANS [1:0] =b00                  | An address A is driven onto the bus. An IDLE transfer is inserted to this address.                                                                                                                                                                                                                                                                                                   | 3.2   | A | The transfer must be ignored by the slave.  Slave provides a zerowait OKAY response.                                                                                                                                                                                                                                                                  | Master Signal: IDLE<br>HTRANS [1:0] =b00                                                                                                             |
| 14 | Master Signal: BUSY<br>HTRANS [1:0] =b01                  | Address A and B are driven onto the bus.                                                                                                                                                                                                                                                                                                                                             | 3.2   | A | After the complete transfer signal from the                                                                                                                                                                                                                                                                                                           | Master Signal: BUSY<br>HTRANS [1:0] =b01                                                                                                             |

|    |                                                                                                          | When a BUSY transfer is inserted on address A then the address and control signals must reflect the next burst transfer i.e., address B. A sequential transfer is signalled for address B.                                                                                                                                                                    |       |   | slave for address A;<br>address B is sampled<br>during the sequential<br>transfer.                                                                                                                                                                                                                                                                                                  |                                                                                                          |
|----|----------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|
| 15 | Transfer type changes from IDLE to NONSEQ during waited states                                           | Address A, B, C, and X are driven onto the bus. One IDLE transfer is inserted to address B and address C. The transfer type is changed to NONSEQ and initiates a transfer to address x. With HREADY low, the HTRANS is kept constant                                                                                                                          | 3.6.1 | A | The slave will sample address A at the rising clock edge of the address phase.  After successful transfer to address A the slave will ignore the IDLE transfers i.e., transfers associated with addresses B and C will be neglected.  Then, address B will be sampled in its address phase. Transfer to address B will complete and slave will signal a complete transfer response. | Transfer type changes<br>from IDLE to<br>NONSEQ during<br>waited states                                  |
| 16 | Transfer type changes from BUSY to SEQ during waited states for a fixed-length burst                     | A sequential address A is driven onto the bus. Then a busy transfer is inserted and address B is driven on the bus. Wait states are added by keeping HREADY low. A sequential address C is driven on the bus. The transfer type changes from BUSY to SEQ. HTRANS is kept constant and slaves must keep HREADY low during this phase. Then HREADY is set high. | 3.6.1 | A | Transfer to address A completes when HREADY is set high. In the next cycle, the transfer to address B completes, and then in the next cycle the transfer to address C completes.                                                                                                                                                                                                    | Transfer type changes from BUSY to SEQ during waited states for a fixed-length burst                     |
| 17 | Transfer type changes<br>from BUSY to<br>NONSEQ during waited<br>states for an undefined<br>length burst | We have an undefined length burst. A sequential address A is driven onto the bus. Then a busy transfer is inserted to address B and is driven onto the bus. Wait states are added by keeping HREADY low. Then a non-sequential address C is driven onto the bus. The                                                                                          | 3.6.1 | A | The undefined length burst completes with HREADY high.  The burst is terminated due to the NONSEQ transfer type.  Then the transfer of address C is signalled completed by the slave.  In the next cycle, the transfer to address B                                                                                                                                                 | Transfer type changes<br>from BUSY to<br>NONSEQ during<br>waited states for an<br>undefined length burst |

|    |                                                                      | transfer type changes<br>from BUSY to<br>NONSEQ.<br>HTRANS is kept<br>constant and slaves<br>must keep HREADY<br>low during this phase.<br>Then HREADY is set<br>high.                                                                                                                                                                                                                                                                                                                                             |       |   | completes, and then in<br>the next cycle the<br>transfer to address C<br>completes.                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                        |
|----|----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|
| 18 | Address change during wait state with IDLE transfer                  | A single burst is initiated to address A and is driven onto the bus. Then another address Y is initiated onto the bus. An IDLE transfer is inserted to this address The slave inserts a wait state by keeping HREADY low. Then another address Z is initiated onto the bus. An IDLE transfer is inserted to this address. Then, a NOSEQ transfer is inserted to another address B, and is driven onto the bus. The transfer type changes to NONSEQ. Until HREADY goes HIGH, no more address changes are permitted. | 3.6.2 | A | During the address phases of address A and address B the slave samples the addresses at the rising edge of the clock cycle.  The slave will signal a completed transfer after the transfer to address A.  The IDLE transfers are ignored by the slave between addresses A and B.  Then, the slave will signal a completer transfer after the transfer to address B.                                                                                                                                           | Address change during wait state with IDLE transfer.   |
| 19 | Address change during<br>awaited transfer after an<br>ERROR          | Two sequential addresses A and B are driven onto the bus. The address phase of address A is one cycle whereas the address phase of address B is extended to two cycles Then an address C is inserted with IDE transfer and driven onto the bus. As a result, the transfer type is changed to IDLE.                                                                                                                                                                                                                 | 3.6.2 | A | The addresses are sampled at the rising edge of the clock cycle in their address phases. During the first cycle of the data phase of address A, the slave provides an OKAY response. During the first cycle of the data phase of address B, the slave provides an OKAY response. Since the address phase was extended therefor in the next cycle slave will generate an ERROR response. During this cycle, the transfer type changed successfully. In the next cycle, the slave responds with an OKAY signal. | Address change during awaited transfer after an ERROR  |
| 20 | Transfer type changes<br>from IDLE to NONSEQ<br>during waited states | Address A, B, C, and X are driven onto the bus. One IDLE transfer is                                                                                                                                                                                                                                                                                                                                                                                                                                               | 3.6.1 | A | The slave will sample address A at the rising clock edge of the                                                                                                                                                                                                                                                                                                                                                                                                                                               | Transfer type changes<br>from IDLE to<br>NONSEQ during |

|    |                                                                                               | inserted to address B and address C. The transfer type is changed to NONSEQ and initiates a transfer to address x. With HREADY low, the HTRANS is kept constant.                                                                                                                                                                                                                                                    |       |   | address phase. After successful transfer to address A the slave will ignore the IDLE transfers i.e., transfers associated with addresses B and C will be neglected. Then, address B will be sampled in its address phase. Transfer to address B will complete and slave will signal a complete transfer response. | waited states                                                                                 |
|----|-----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|
| 21 | Transfer type changes<br>from BUSY to SEQ<br>during waited states for<br>a fixed-length burst | A sequential address A is driven onto the bus. Then a busy transfer is inserted and address B is driven on the bus. Wait states are added by keeping HREADY low.  A sequential address C is driven on the bus. The transfer type changes from BUSY to SEQ.  HTRANS is kept constant and slaves must keep HREADY low during this phase. Then HREADY is set high                                                      | 3.6.1 | A | Transfer to address A completes when HREADY is set high. In the next cycle, the transfer to address B completes, and then in the next cycle the transfer to address C completes.                                                                                                                                  | Transfer type changes<br>from BUSY to SEQ<br>during waited states<br>for a fixed-length burst |
| 22 | Transfer type changes from BUSY to NONSEQ during waited states for an undefined length burst  | We have an undefined length burst. A sequential address A is driven onto the bus. Then a busy transfer is inserted to address B and is driven onto the bus. Wait states are added by keeping HREADY low. Then a non-sequential address C is driven onto the bus. The transfer type changes from BUSY to NONSEQ. HTRANS is kept constant and slaves must keep HREADY low during this phase. Then HREADY is set high. | 3.6.1 | A | The undefined length burst completes with HREADY high.  The burst is terminated due to the NONSEQ transfer type.  Then the transfer of address C is signalled completed by the slave.  In the next cycle, the transfer to address B completes, and then in the next cycle the transfer to address C completes.    | Transfer type changes from BUSY to NONSEQ during waited states for an undefined length burst  |
| 23 | Address change during wait state with IDLE                                                    | A single burst is initiated to address A                                                                                                                                                                                                                                                                                                                                                                            | 3.6.2 | A | During the address<br>phases of address A and                                                                                                                                                                                                                                                                     | Address change during wait state with IDLE                                                    |

|    | transfer                                              | and is driven onto the bus. Then another address Y is initiated onto the bus. An IDLE transfer is inserted to this address The slave inserts a wait state by keeping HREADY low. Then another address Z is initiated onto the bus. An IDLE transfer is inserted to this address. Then, a NOSEQ transfer is inserted to another address B, and is driven onto the bus. The transfer type changes to NONSEQ. Until HREADY goes HIGH, no more address changes are permitted. |       |   | address B the slave samples the addresses at the rising edge of the clock cycle.  The slave will signal a completed transfer after the transfer to address A.  The IDLE transfers are ignored by the slave between addresses A and B.  Then, the slave will signal a completer transfer after the transfer to address B.                                                                                                                                                                                     | transfer                                                                                            |
|----|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|
| 24 | Address change during awaited transfer after an ERROR | Two sequential addresses A and B are driven onto the bus.  The address phase of address A is one cycle whereas the address phase of address B is extended to two cycles  Then an address C is inserted with IDE transfer and driven onto the bus. As a result, the transfer type is changed to IDLE.                                                                                                                                                                      | 3.6.2 | A | The addresses are sampled at the rising edge of the clock cycle in their address phases. During the first cycle of the data phase of address A, the slave provides an OKAY response. During the first cycle of the data phase of address B, the slave provides an OKAY response. Since the address phase was extended therefor in the next cycle slave will generate an ERROR response. During this cycle, the transfer type changed successfully. In the next cycle, the slave responds with an OKAY signal | Address change during awaited transfer after an ERROR                                               |
| 25 | Slave response:<br>Transfer done                      | The transfer is completed successfully.                                                                                                                                                                                                                                                                                                                                                                                                                                   | 5.1.1 | A | Slave must give HREADY HIGH and HRESP OKAY                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | HREADY HIGH indicates that the transfer is completed successfully and the response should be OKAY.  |
| 26 | Slave response:<br>Transfer pending                   | The transfer is pending.                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 5.1.2 | A | Slave must give HREADY LOW and HRESP OKAY                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | HREADY LOW indicates the transfer has not completed yet and is pending. The response is still OKAY. |
| 27 | Slave response:                                       | The transfer is not                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 5.1.3 | A | HRESP must be HIGH.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | When the transaction                                                                                |

|    | Transfer failed | completed successfully.                                                                                                    |              |   | Two cycle response is required for an error condition.                                                                                 | is failed, the response,<br>HRESP is HIGH,<br>indicating an error.                   |
|----|-----------------|----------------------------------------------------------------------------------------------------------------------------|--------------|---|----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|
| 28 | HREADYOUT       | When HIGH the<br>transfer has finish on<br>the bus                                                                         | 2.3          | A | When HIGH, the HREADYOUT signal indicates that a transfer has finished on the bus. This signal can be driven LOW to extend a transfer. | This signal indicates to master whether slave is ready for the next transfer or not. |
| 29 | HREADY          | When HIGH, the<br>HREADY signal<br>indicates to the master<br>and all slaves, that the<br>previous transfer is<br>complete | 2.5<br>6.1.1 | A | If HIGH, then the previous transfer is completed.                                                                                      | It indicates the completion of transfer to master and all slaves.                    |
| 30 | HRESETn         | It is an active low signal. When HRESETn is asserted then HREADYOUT must be HIGH and HTRANS must IDLE                      | 7.1.2        | A | All the bus elements will<br>reset and HRESETn is<br>deasserted<br>synchronously                                                       | This signal is to reset all the elements.                                            |